IS43TR16256ECL-125LB2LI | Integrated Silicon Solution INC

DRAM, 4 Gbit, BGA-96, Integrated Silicon Solution INC IS43TR16256ECL-125LB2LI

Order No.: 54S0338
MPN:
IS43TR16256ECL-125LB2LI
IS43TR16256ECL-125LB2LI Integrated Silicon Solution INC Memory ICs
Image may differ
Unit Price (€ / pc.)
18.7125 € *
Standard delivery time from the manufacturer is: 1 Week
Total Price:
18.71 € *
*incl. VAT plus shipping costs
Subject to prior sale
1 pcs.
18.7125 €

SDRAM, IS43TR16256ECL-125LB2LI, Integrated Silicon Solution INC

The Memory controller initiates Leveling mode of all DRAMs by setting bit 7 of MR1 to 1. When entering write leveling mode, the DQ pins are in undefined driving mode. During write leveling mode, only NOP or DESELECT commands are allowed, as well as an MRS command to exit write leveling mode. Since the controller levels one rank at a time, the output of other ranks must be disabled by setting MR1 bit A12 to 1. The Controller may assert ODT after tMOD, at which time the DRAM is ready to accept the ODT signal. The Controller may drive DQS low and DQS# high after a delay of tWLDQSEN, at which time the DRAM has applied on-die termination on these signals. After tDQSL and tWLMRD, the controller provides a single DQS, DQS# edge which is used by the DRAM to sample CK - CK# driven from controller. tWLMRD(max) timing is controller dependent.

Features

  • 8 internal banks for concurrent operation
  • BL switch on the fly
  • Auto Self Refresh(ASR)
  • Self Refresh Temperature(SRT)
  • Partial Array Self Refresh
  • Asynchronous RESET pin
Technical specifications
Filter Property Value
Enclosure BGA-96
Assembly SMD
Memory size 4 Gbit
Clock frequency 800 MHz
Technology SDRAM
min. operating temperature -40 °C
max. operating temperature 85 °C
Logistics
Property Value
Country of origin TW
MSL MSL 3
Customs tariff number 85423261
Compliance
Property Value
Date of RoHS guidelines 3/31/15
RoHS conform Yes
SVHC free Yes