OPA134 OPA2134 OPA4134 # **Sound** High Performance AUDIO OPERATIONAL AMPLIFIERS ## **FEATURES** **SUPERIOR SOUND QUALITY** ● ULTRA LOW DISTORTION: 0.00008% ● LOW NOISE: 8nV/√Hz ● TRUE FET-INPUT: I<sub>R</sub> = 5pA HIGH SPEED: SLEW RATE: 20V/µS BANDWIDTH: 8MHz HIGH OPEN-LOOP GAIN: 120dB (600Ω) WIDE SUPPLY RANGE: ±2.5V to ±18V SINGLE, DUAL, AND QUAD VERSIONS ## **APPLICATIONS** - PROFESSIONAL AUDIO AND MUSIC - LINE DRIVERS - LINE RECEIVERS - MULTIMEDIA AUDIO - ACTIVE FILTERS - PREAMPLIFIERS - INTEGRATORS - CROSSOVER NETWORKS ## **DESCRIPTION** The OPA134 series are ultra-low distortion, low noise operational amplifiers fully specified for audio applications. A true FET input stage was incorporated to provide superior sound quality and speed for exceptional audio performance. This in combination with high output drive capability and excellent dc performance allows use in a wide variety of demanding applications. In addition, the OPA134's wide output swing, to within 1V of the rails, allows increased headroom making it ideal for use in any audio circuit. OPA134 op amps are easy to use and free from phase inversion and overload problems often found in com- inversion and overload problems often found in common FET-input op amps. They can be operated from ±2.5V to ±18V power supplies. Input cascode circuitry provides excellent common-mode rejection and maintains low input bias current over its wide input voltage range, minimizing distortion. OPA134 series op amps are unity-gain stable and provide excellent dynamic behavior over a wide range of load conditions, including high load capacitance. The dual and quad versions feature completely independent circuitry for lowest crosstalk and freedom from interaction, even when overdriven or overloaded. Single and dual versions are available in 8-pin DIP and SO-8 surface-mount packages in standard configurations. The quad is available in 14-pin DIP and SO-14 surface mount packages. All are specified for –40°C to +85°C operation. A SPICE macromodel is available for design analysis. # **SPECIFICATIONS** At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. | | | ( | OPA134PA, UA<br>OPA2134PA, UA<br>OPA4134PA, UA | | | | |-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------|----------------------------------|--------------------------------------|--| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | | AUDIO PERFORMANCE Total Harmonic Distortion + Noise Intermodulation Distortion Headroom <sup>(1)</sup> | $G = 1, \ f = 1 \text{kHz}, \ V_O = 3 \text{Vrms}$ $R_L = 2 \text{k} \Omega$ $R_L = 600 \Omega$ $G = 1, \ f = 1 \text{kHz}, \ V_O = 1 \text{Vp-p}$ $THD < 0.01\%, \ R_L = 2 \text{k} \Omega, \ V_S = \pm 18 \text{V}$ | | 0.00008<br>0.00015<br>-98<br>23.6 | | %<br>%<br>dB<br>dBu | | | FREQUENCY RESPONSE Gain-Bandwidth Product Slew Rate <sup>(2)</sup> Full Power Bandwidth Settling Time 0.1% 0.01% Overload Recovery Time | $G = 1, 10V \text{ Step, } C_L = 100pF$<br>$G = 1, 10V \text{ Step, } C_L = 100pF$<br>$(V_{\text{IN}}) \cdot (\text{Gain}) = V_{\text{S}}$ | ±15 | 8<br>±20<br>1.3<br>0.7<br>1 | | MHz<br>V/µs<br>MHz<br>µs<br>µs<br>µs | | | NOISE Input Voltage Noise Noise Voltage, f = 20Hz to 20kHz Noise Density, f = 1kHz Current Noise Density, f = 1kHz | | | 1.2<br>8<br>3 | | μVrms<br>nV/√Hz<br>fA/√Hz | | | OFFSET VOLTAGE Input Offset Voltage vs Temperature vs Power Supply (PSRR) Channel Separation (Dual, Quad) | $\begin{split} T_A &= -40^{\circ}\text{C to } +85^{\circ}\text{C} \\ T_A &= -40^{\circ}\text{C to } +85^{\circ}\text{C} \\ V_S &= 2.5\text{V to } \pm 18\text{V} \\ \text{dc, } R_L &= 2k\Omega \\ f &= 20\text{kHz, } R_L &= 2k\Omega \end{split}$ | 90 | ±0.5<br>±1<br>±2<br>106<br>135<br>130 | ±2<br>±3 <sup>(3)</sup> | mV<br>mV<br>μV/°C<br>dB<br>dB<br>dB | | | INPUT BIAS CURRENT Input Bias Current <sup>(4)</sup> vs Temperature <sup>(3)</sup> Input Offset Current <sup>(4)</sup> | V <sub>CM</sub> =0V<br>V <sub>CM</sub> =0V | S | +5<br>see Typical Curv<br>±2 | ±100<br>ve ±5<br> ±50 | pA<br>nA<br>pA | | | INPUT VOLTAGE RANGE Common-Mode Voltage Range Common-Mode Rejection | $V_{CM} = -12.5V \text{ to } +12.5V$ $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | (V-)+2.5<br>86 | ±13<br>100<br>90 | (V+)-2.5 | V<br>dB<br>dB | | | INPUT IMPEDANCE Differential Common-Mode | V <sub>CM</sub> = -12.5V to +12.5V | | 10 <sup>13</sup> 2<br>10 <sup>13</sup> 5 | | Ω II pF<br>Ω II pF | | | OPEN-LOOP GAIN Open-Loop Voltage Gain | $R_L = 10k\Omega$ , $V_O = -14.5V$ to +13.8V $R_L = 2k\Omega$ , $V_O = -13.8V$ to +13.5V $R_L = 600\Omega$ , $V_O = -12.8V$ to +12.5V | 104<br>104<br>104 | 120<br>120<br>120 | | dB<br>dB<br>dB | | | OUTPUT Voltage Output Output Current Output Impedance, Closed-Loop(5) | $\begin{aligned} R_L &= 10k\Omega \\ R_L &= 2k\Omega \\ R_L &= 600\Omega \end{aligned}$ $\begin{aligned} f &= 10kHz \\ f &= 10kHz \end{aligned}$ | (V-)+0.5<br>(V-)+1.2<br>(V-)+2.2 | ±35<br>0.01<br>10<br>±40<br>iee Typical Curv | (V+)-1.2<br>(V+)-1.5<br>(V+)-2.5 | V<br>V<br>V<br>mA<br>Ω<br>Ω<br>mA | | | POWER SUPPLY Specified Operating Voltage Operating Voltage Range Quiescent Current (per amplifier) | I <sub>O</sub> = 0 | ±2.5 | ±15 | ±18 | V<br>V<br>mA | | | TEMPERATURE RANGE Specified Range Operating Range Storage Thermal Resistance, $\theta_{JA}$ 8-Pin DIP | | -40<br>-55<br>-55 | 100 | +85<br>+125<br>+125 | °C<br>°C<br>°C | | | SO-8 Surface-Mount<br>14-Pin DIP<br>SO-14 Surface-Mount | | | 150<br>80<br>110 | | °C/W<br>°C/W | | NOTES: (1) dBu = 20\*log (Vrms/0.7746) where Vrms is the maximum output voltage for which THD+Noise is less than 0.01%. See THD+Noise text. (2) Guaranteed by design. (3) Guaranteed by wafer-level test to 95% confidence level. (4) High-speed test at $T_J = 25^{\circ}$ C. (5) See "Closed-Loop Output Impedance vs Frequency" typical curve. #### **ABSOLUTE MAXIMUM RATINGS(1)** | Supply Voltage, V+ to V | 36V | |-------------------------------------|--------------------------| | Input Voltage | (V–) –0.7V to (V+) +0.7V | | Output Short-Circuit <sup>(2)</sup> | Continuous | | Operating Temperature | | | Storage Temperature | –55°C to +125°C | | Junction Temperature | 150°C | | Lead Temperature (soldering, 10s) | 300°C | NOTES: (1) Stresses above these ratings may cause permanent damage. (2) Short-circuit to ground, one amplifier per package. #### **PACKAGE/ORDERING INFORMATION** | PRODUCT | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE | |--------------------------------|-------------------------------------------|---------------------------------------------|----------------------------------| | Single<br>OPA134PA<br>OPA134UA | 8-Pin Plastic DIP<br>SO-8 Surface-Mount | 006<br>182 | -40°C to +85°C<br>-40°C to +85°C | | Dual<br>OPA2134PA<br>OPA2134UA | 8-Pin Plastic DIP<br>SO-8 Surface-Mount | 006<br>182 | -40°C to +85°C<br>-40°C to +85°C | | Quad<br>OPA4134PA<br>OPA4134UA | 14-Pin Plastic DIP<br>SO-14 Surface-Mount | 010<br>235 | -40°C to +85°C<br>-40°C to +85°C | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## TYPICAL PERFORMANCE CURVES At $T_A = +25$ °C, $V_S = \pm 15$ V, $R_L = 2k\Omega$ , unless otherwise noted. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. At $T_A$ = +25°C, $V_S$ = ±15V, $R_L$ = 2k $\Omega$ , unless otherwise noted. At $T_A = +25^{\circ}C$ , $V_S = \pm 15V$ , $R_L = 2k\Omega$ , unless otherwise noted. At $T_A = +25$ °C, $V_S = \pm 15$ V, $R_L = 2k\Omega$ , unless otherwise noted. At $T_A$ = +25°C, $V_S$ = ±15V, $R_L$ = 2k $\Omega$ , unless otherwise noted. ## APPLICATIONS INFORMATION OPA134 series op amps are unity-gain stable and suitable for a wide range of audio and general-purpose applications. All circuitry is completely independent in the dual version, assuring normal behavior when one amplifier in a package is overdriven or short-circuited. Power supply pins should be bypassed with 10nF ceramic capacitors or larger to minimize power supply noise. #### **OPERATING VOLTAGE** OPA134 series op amps operate with power supplies from ±2.5V to ±18V with excellent performance. Although specifications are production tested with ±15V supplies, most behavior remains unchanged throughout the full operating voltage range. Parameters which vary significantly with operating voltage are shown in the typical performance curves. #### **OFFSET VOLTAGE TRIM** Offset voltage of OPA134 series amplifiers is laser trimmed and usually requires no user adjustment. The OPA134 (single op amp version) provides offset trim connections on pins 1 and 8, identical to 5534 amplifiers. Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 1. This adjustment should be used only to null the offset of the op amp, not to adjust system offset or offset produced by the signal source. Nulling offset could change the offset voltage drift behavior of the op amp. While it is not possible to predict the exact change in drift, the effect is usually small. #### **TOTAL HARMONIC DISTORTION** OPA134 series op amps have excellent distortion characteristics. THD+Noise is below 0.0004% throughout the audio frequency range, 20Hz to 20kHz, with a $2k\Omega$ load. In addition, distortion remains relatively flat through its wide output voltage swing range, providing increased headroom compared to other audio amplifiers, including the OP176/275. FIGURE 1. OPA134 Offset Voltage Trim Circuit. In many ways headroom is a subjective measurement. It can be thought of as the maximum output amplitude allowed while still maintaining a very low level of distortion. In an attempt to quantify headroom, we have defined "very low distortion" as 0.01%. Headroom is expressed as a ratio which compares the maximum allowable output voltage level to a standard output level (1mW into 600 $\Omega$ , or 0.7746Vrms). Therefore, OPA134 series op amps, which have a maximum allowable output voltage level of 11.7Vrms (THD+Noise < 0.01%), have a headroom specification of 23.6dBu. See the typical curve "Headroom - Total Harmonic Distortion + Noise vs Output Amplitude." #### **DISTORTION MEASUREMENTS** The distortion produced by OPA134 series op amps is below the measurement limit of all known commercially available equipment. However, a special test circuit can be used to extend the measurement capabilities. Op amp distortion can be considered an internal error source which can be referred to the input. Figure 2 shows a circuit which causes the op amp distortion to be 101 times greater than normally produced by the op amp. The addition of $R_3$ to the otherwise standard non-inverting amplifier FIGURE 2. Distortion Test Circuit. configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of 101, thus extending the resolution by 101. Note that the input signal and load applied to the op amp are the same as with conventional feedback without $R_3$ . The value of $R_3$ should be kept small to minimize its effect on the distortion measurements. Validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision distortion/noise analyzer which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments. #### SOURCE IMPEDANCE AND DISTORTION For lowest distortion with a source or feedback network which has an impedance greater than $2k\Omega$ , the impedance seen by the positive and negative inputs in noninverting applications should be matched. The p-channel JFETs in the FET input stage exhibit a varying input capacitance with applied common-mode input voltage. In inverting configurations the input does not vary with input voltage since the inverting input is held at virtual ground. However, in noninverting applications the inputs do vary, and the gate-to-source voltage is not constant. The effect is increased distortion due to the varying capacitance for unmatched source impedances greater than $2k\Omega$ . To maintain low distortion, match unbalanced source impedance with appropriate values in the feedback network as shown in Figure 3. Of course, the unbalanced impedance may be from gain-setting resistors in the feedback path. If the parallel combination of $R_1$ and $R_2$ is greater than $2k\Omega$ , a matching impedance on the noninverting input should be used. As always, resistor values should be minimized to reduce the effects of thermal noise. FIGURE 3. Impedance Matching for Maintaining Low Distortion in Non-Inverting Circuits. #### **NOISE PERFORMANCE** Circuit noise is determined by the thermal noise of external resistors and op amp noise. Op amp noise is described by two parameters—noise voltage and noise current. The total noise is quantified by the equation: $$V_n(total) = \sqrt{(i_n R_s)^2 + e_n^2 + 4kTR_s}$$ With low source impedance, the current noise term is insignificant and voltage noise dominates the noise performance. At high source impedance, the current noise term becomes the dominant contributor. Low noise bipolar op amps such as the OPA27 and OPA37 provide very low voltage noise at the expense of a higher current noise. However, OPA134 series op amps are unique in providing very low voltage noise and very low current noise. This provides optimum noise performance over a wide range of sources, including reactive source impedances, refer to the typical curve, "Voltage Noise vs Source Resistance." Above $2k\Omega$ source resistance, the op amp contributes little additional noise—the voltage and current terms in the total noise equation become insignificant and the source resistance term dominates. Below $2k\Omega$ , op amp voltage noise dominates over the resistor noise, but compares favorably with other audio op amps such as OP176. #### PHASE REVERSAL PROTECTION OPA134 series op amps are free from output phase-reversal problems. Many audio op amps, such as OP176, exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control loop applications. OPA134 series op amps are free from this undesirable behavior even with inputs of 10V beyond the input common-mode range. #### **POWER DISSIPATION** OPA134 series op amps are capable of driving $600\Omega$ loads with power supply voltage up to $\pm 18V$ . Internal power dissipation is increased when operating at high supply voltages. Copper leadframe construction used in OPA134 series op amps improves heat dissipation compared to conventional materials. Circuit board layout can also help minimize junction temperature rise. Wide copper traces help dissipate the heat by acting as an additional heat sink. Temperature rise can be further minimized by soldering the devices to the circuit board rather than using a socket. ## **OUTPUT CURRENT LIMIT** Output current is limited by internal circuitry to approximately ±40mA at 25°C. The limit current decreases with increasing temperature as shown in the typical performance curve "Short-Circuit Current vs Temperature." 9-Sep-2014 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | OPA134PA | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA134PA | Samples | | OPA134PA3 | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | | | | OPA134PAG4 | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA134PA | Samples | | OPA134UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>134UA | Samples | | OPA134UA/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>134UA | Samples | | OPA134UA/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>134UA | Samples | | OPA134UA3 | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | | | | OPA134UAE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>134UA | Samples | | OPA134UAG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>134UA | Samples | | OPA2134PA | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | OPA2134PA | Samples | | OPA2134PAG4 | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | OPA2134PA | Samples | | OPA2134UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>2134UA | Samples | | OPA2134UA/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>2134UA | Samples | | OPA2134UA/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>2134UA | Samples | | OPA2134UAE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>2134UA | Samples | | OPA2134UAG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA<br>2134UA | Samples | | OPA4134PA | OBSOLETE | PDIP | N | 14 | | TBD | Call TI | Call TI | | | | | OPA4134UA | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA4134UA | Samples | ## PACKAGE OPTION ADDENDUM 9-Sep-2014 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | OPA4134UA/2K5 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA4134UA | Samples | | OPA4134UA/2K5E4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA4134UA | Samples | | OPA4134UAE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | OPA4134UA | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** 9-Sep-2014 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA134UA/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2134UA/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA4134UA/2K5 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 24-Jul-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA134UA/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA2134UA/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA4134UA/2K5 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive amplifier.ti.com Communications and Telecom www.ti.com/communications Amplifiers **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com www.ti.com/medical Medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>